

## Embedded System

## Week 10 Lab

ISE Department Prof. Mehdi Pirahandeh



# Embedded System with 32L476G DISCOVERY

## **Contents**



## Clock Configuration



## STM32L476 Clock System

- According to the datasheets, STM32L4xx series can speed up to 80MHz clock speed.
- But when you reset the device, the clock speed is set to 4MHz by default.

That is painful, right? I mean, it is even 4 times SLOWER than the maximum clock speed of ATmega128, or default value of Arduino Uno.

So, to maximize the performance of your development board, you should understand the clock system of STM32Lxx series.



This time, you will use these techniques with the example code from before.

```
while (1)
{
    GPIOB->BSRR = GPIO_BSRR_BS2;
    GPIOE->BSRR = GPIO_BSRR_BS8;

    for (int i = 0; i < 1000000; i++);

    GPIOB->BSRR = GPIO_BSRR_BR2;
    GPIOE->BSRR = GPIO_BSRR_BR8;

    for (int i = 0; i < 1000000; i++);
}</pre>
```



```
void ClockInit(void)
    FLASH->ACR |= FLASH ACR LATENCY 4WS;
    RCC->PLLCFGR = RCC_PLLCFGR_PLLREN
                   (20 << RCC PLLCFGR PLLN Pos)
                   RCC_PLLCFGR_PLLM_0
                   RCC PLLCFGR PLLSRC HSI;
    RCC->CR |= RCC CR PLLON | RCC CR HSION;
    while (!((FLASH->ACR & FLASH_ACR_LATENCY_4WS)
          && (RCC->CR & RCC CR PLLRDY)
          && (RCC->CR & RCC CR HSIRDY)));
    RCC->CFGR = RCC_CFGR_SW_PLL;
    RCC->CR &= ~RCC CR MSION;
```

Make a new project and C source file. Type this code to it, build and debug the project.

I HIGHLY RECOMMEND you type this by your own with comments, not to copy and paste it.

Please be sure to build(F7) first, before debug(Ctrl + F5).

If there is a debugger connection error, check if your debugger is set to ST-LINK. You can check it at Project -> Options for Target...(Alt + F7) -> Debug.

This icon is also in the toolbar.

Target 1



If you are having trouble when building, especially you see this message: Error: L6320W: Ignoring --entry command. Cannot find argument 'Reset\_Handler'.

Then you might have forgot to include software packs.

That's okay. They can be included after project creation.



Push 'Manage Run-Time Environment' button and include **CMSIS** -> **CORE** and **Device** -> **Startup**. Once you click 'OK', everything will work fine.



If you are having trouble when debugging, especially you see this message:



Then you might have forgot to set the debugger to ST-Link.



Go to Project -> Options for Target...(Alt + F7, or the icon at the picture above) -> Debug and set the debugger to 'ST-Link Debugger'.

Make sure that the circle is selected next to "Use:".



If you are having trouble when debugging, especially you see this message:



It is due to the instability of Keil.



Go to Project -> Options for Target...(Alt + F7, or the icon at the picture above) -> Debug and press 'Settings' next to 'ST-Link Debugger'.

At 'Target Com', change the clock speed to any value you want, press 'OK', then come back to this window, change the value back to 4 and press 'OK' again.



If you see this message:



There is no way to correct it.

Open your task manager, exit the IDE and restart.



Press 'Run'(F5) on the toolbar. If everything works fine, congratulations! You may now be seeing the LEDs blinking at some crazy speed.

Indeed, that the manual stone-aged sentences to give some delay(for loop) are executed about 20 times faster than before.

This is the power of high-speed clock system.





4MHz

20MHz

But... that means is there not any way to give the accurate delay we want? Nope, you can use the peripheral named timer, for time-related tasks. Especially in this purpose, the Arm Cortex-M4 system timer called 'SysTick'.



## **Maximum Clock Configuration**

The default value of the system clock is 4MHz.

To maximize the performance to your project, you have to change the clock settings. There are several ways to achieve it, but to our labs, I would recommend you my beautiful clock plan(???).

My beautiful plan is like this:

Use HSI

It is more accurate than MSI

Not use MSI

The system won't change its clock frequency during run-time

Use PLL

To boost up the clock rate to 80MHz from 16MHz HSI

Not prescale SYSCLK to AHB

The system core will use 80MHz

This is the simplest configuration that can also achieve the highest system clock.



## **Maximum Clock Configuration**

There is one problem to concern. The configuration uses PLL, so the system must ensure that the restrictions of PLL is not violated.

To be sure that the configuration obeys the restrictions, we will use the following PLL configuration:

- Divide the input clock by 2
  - To be sure that the input frequency to PLL is between 4MHz and 16MHz
  - Now the clock speed is **8MHz**
- Multiply the clock by 20
  - To be sure that the output frequency from PLL is between 64MHz and 344MHz
  - Now the clock speed is **160MHz**
- Divide that output by 2
  - To be sure that the system clock speed does not exceed 80MHz
  - Now the clock speed is **80MHz**



## **Maximum Clock Configuration**



According to the datasheet, at 80MHz clock rate, the read latency must be over 4 WS. (STM32L4xx series datasheet, page 100)



#### 3.7.1 Flash access control register (FLASH\_ACR)

Address offset: 0x00

Reset value: 0x0000 0600

Access: no wait state, word, half-word and byte access

| 31   | 30           | 29         | 28    | 27    | 26   | 25   | 24     | 23   | 22   | 21   | 20   | 19   | 18   | 17           | 16   |  |  |  |
|------|--------------|------------|-------|-------|------|------|--------|------|------|------|------|------|------|--------------|------|--|--|--|
| Res. | Res.         | Res.       | Res.  | Res.  | Res. | Res. | Res.   | Res. | Res. | Res. | Res. | Res. | Res. | Res.         | Res. |  |  |  |
| 15   | 14           | 13         | 12    | 11    | 10   | 9    | 8      | 7    | 6    | 5    | 4    | 3    |      | <u> </u>     | U    |  |  |  |
| Res. | SLEEP<br>_PD | RUN_<br>PD | DCRST | ICRST | DCEN | ICEN | PRFTEN | Res. | Res. | Res. | Res. | Res  | LA   | LATENCY[2:0] |      |  |  |  |
|      | rw           | rw         | rw    | rw    | rw   | rw   | rw     |      |      |      |      |      | rw   | rw           | rw   |  |  |  |
|      |              |            |       |       |      |      |        |      |      |      |      |      |      |              |      |  |  |  |

Bits 2:0 LATENCY[2:0]: Latency

These bits represent the number of HCLK (AHB clock) period to the Flash access time.

000: Zero wait state

001: One wait state

010: Two wait states

011: Three wait states

100: Four wait states

otiners. Reserved

There is LATENCY[2:0] bits in the ACR register in FLASH.

We want 4 wait states, so you should set LATENCY[2].

But thanks to <stm321476xx.h>, there is a nice bit mask named 'FLASH\_ACR\_LATENCY\_4WS'.

We will use this bit mask macro constant.

Be sure you don't change other bits by using '|='. Otherwise, you will turn off the caches that enhance the execution speed.



#### 6.4.4 PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x0C

Reset value: 0x0000 1000

Access: no wait state, word, half-word and byte access

This register is used to configure the PLL clock outputs according to the formulas:

• f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

• f(PLL\_P) = f(VCO clock) / PLLP

• f(PLL\_Q) = f(VCO clock) / PLLQ

f(PLL\_R) = f(VCO clock) / PLLR



Bits 26:25 PLLR[1:0]: Main PLL division factor for PLLCLK (system clock)

Set and cleared by software to control the frequency of the main PLL output clock PLLCLK. This output can be selected as system clock. These bits can be written only if PLL is disabled.

DLLCLK sulput clock frequency = VCO frequency / PLLR with PLLR = 2, 4, 6, or 8

00: PLLR = 2

01: PLLR = 4

10: PLLR = 6

11: PLLR = 8

**Caution:** The software has to set these bits correctly not to exceed 80 MHz on this domain.

Bit 24 PLLREN: Main PLL PLLCLK output enable

Set and reset by software to enable the PLLCLK output of the main PLL (used as system clock).

This bit cannot be written when PLLCLK output of the PLL is used as System Clock. In order to save power, when the PLLCLK output of the PLL is not used, the value of PLLREN should be 0.

0: PLLOLK output disable
1: PLLCLK output enable

Next, we will configure the PLL. Especially PLLR signal of the peripheral named 'PLL' (there are other PLLs, you remember?), because it is the only signal that can be the system clock.

First, the final division factor was 2, that divides 160MHz PLL output to 80MHz system clock. But that is the default value of PLLR[1:0], so we only need to set PLLREN.



#### 6.4.4 PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x0C

Reset value: 0x0000 1000

Access: no wait state, word, half-word and byte access

This register is used to configure the PLL clock outputs according to the formulas:

• f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

• f(PLL\_P) = f(VCO clock) / PLLP

• f(PLL\_Q) = f(VCO clock) / PLLQ

f(PLL\_R) = f(VCO clock) / PLLR

| 31 | 1            | 30  | 29 | 28 | 27       | 26   | 25     | 24         | 23   | 22   | 21       | 20         | 19   | 18   | 17    | 16         |
|----|--------------|-----|----|----|----------|------|--------|------------|------|------|----------|------------|------|------|-------|------------|
|    | PLLPDIV[4:0] |     |    |    |          | PLLI | R[1:0] | PLL<br>REN | Res. | PLLC | ગ્ર[1:0] | PLL<br>QEN | Res. | Res. | PLLP  | PLL<br>PEN |
| rv | V            | rw  | rw | rw | rw       | rw   | rw     | rw         |      | rw   | rw       | rw         |      |      | rw    | rw         |
| 15 | 5            | 154 | 10 | 12 | - 11     | 10   | J      | Ü          | 7    | 6    | 5        | 4          | 3    | 2    | 1     | 0          |
| Re | 8            |     |    |    | PLLN[7:0 | 0]   |        |            | Res. |      | PLLM[2:0 | ]          | Res. | Res. | PLLSF | RC[1:0]    |
|    |              | rw  | rw | rw | rw       | rw   | rw     | rw         |      | rw   | rw       | rw         |      |      | rw    | rw         |
| •  |              | •   | •  |    |          |      |        |            |      |      |          |            |      |      |       |            |

Bits 14:8 PLLN[6:0]: Main PLL multiplication factor for VCO

Set and cleared by software to control the multiplication factor of the VCO. These bits can be written only when the PLL is disabled.

VCO output frequency = VCO input frequency x PLLN with 8 =< PLLN =< 86

0000000: PLLN = 0 wrong configuration

0000001: PLLN = 1 wrong configuration

...

0000111: PLLN = 7 wrong configuration

0001000: PLLN = 8

0001001: PLLN = 9

...

1010101: PLLN = 85

1010110: PLLN = 86

1010111: PLLN = 87 wrong configuration

...

1111111: PLLN = 127 wrong configuration

Caution: The software has to set correctly these bits to assure that the VCO

output frequency is between 64 and 344 MHz.

The multiplication factor was 20, that boosts up the 8MHz signal to 160MHz. It is hard to set each of the bits or to find that the required value is (0b10100 << 8). Instead, you can use this phrase.

20 << RCC\_PLLCFGR\_PLLN



#### 6.4.4 PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x0C

Reset value: 0x0000 1000

Access: no wait state, word, half-word and byte access

This register is used to configure the PLL clock outputs according to the formulas:

• f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

• f(PLL\_P) = f(VCO clock) / PLLP

• f(PLL\_Q) = f(VCO clock) / PLLQ

• f(PLL\_R) = f(VCO clock) / PLLR

| 31   | 30 | 29 | 28 | 27       | 26 | 25     | 24         | 23   | 22   | 21       | 20         | 19   | 18   | 17    | 16         |
|------|----|----|----|----------|----|--------|------------|------|------|----------|------------|------|------|-------|------------|
|      |    |    |    |          |    | R[1:0] | PLL<br>REN | Res. | PLLO | ગ્ર[1:0] | PLL<br>QEN | Res. | Res. | PLLP  | PLL<br>PEN |
| rw   | rw | rw | rw | rw       | rw | rw     | rw         |      | rw   | rw       | rw         |      |      | rw    | rw         |
| 15   | 14 | 13 | 12 | 11       | 10 | 9      | 8          | 7    | -0   | - Į      | <u></u>    | 3    | 2    | 1     | 0          |
| Res. |    |    |    | PLLN[7:0 | 0] |        |            | Res. |      | PLLM[2:0 | )]         | Res. | Res. | PLLSF | RC[1:0]    |
|      | rw | rw | rw | rw       | rw | rw     | rw         |      | rw   | rw       | rw         |      |      | rw    | rw         |
|      |    |    |    |          |    |        |            |      |      |          |            |      |      | •     |            |

Bits 6:4 PLLM: Division factor for the main PLL and audio PLL (PLLSAI1 and PLLSAI2) input clock

Set and cleared by software to divide the PLL, PLLSAI1 and PLLSAI2 input clock before the VCO. These bits can be written only when all PLLs are disabled.

VCO input frequency = PLL input clock frequency / PLLM with 1 <= PLLM <= 8

000: PLLM = 1 001: PLLM = 2 010: PLLM = 3 011: PLLM = 4 100: PLLM = 5 101: PLLM = 6 110: PLLM = 7 111: PLLM = 8

Caution: The software has to set these bits correctly to ensure that the VCO input

frequency ranges from 4 to 16 MHz.

The division factor of the HSI input was 2, that divides 16MHz clock frequency to 8MHz. This time, it seems that setting the bit with its number is easier, since the binary number of PLLM[2:0] doesn't match to the number of division factor.

So we will use 'RCC\_PLLCFGR\_PLLM\_0' macro instead.



#### 6.4.4 PLL configuration register (RCC\_PLLCFGR)

Address offset: 0x0C

Reset value: 0x0000 1000

Access: no wait state, word, half-word and byte access

This register is used to configure the PLL clock outputs according to the formulas:

• f(VCO clock) = f(PLL clock input) × (PLLN / PLLM)

• f(PLL\_P) = f(VCO clock) / PLLP

• f(PLL\_Q) = f(VCO clock) / PLLQ

f(PLL\_R) = f(VCO clock) / PLLR

| 31   | 30           | 29 | 28 | 27       | 26       | 25     | 24         | 23   | 22   | 21       | 20         | 19   | 18   | 17    | 16         |
|------|--------------|----|----|----------|----------|--------|------------|------|------|----------|------------|------|------|-------|------------|
|      | PLLPDIV[4:0] |    |    |          |          | R[1:0] | PLL<br>REN | Res. | PLLC | Q[1:0]   | PLL<br>QEN | Res. | Res. | PLLP  | PLL<br>PEN |
| rw   | rw           | rw | rw | rw       | rw       | rw     | rw         |      | rw   | rw       | rw         |      |      | rw    | rw         |
| 15   | 14           | 13 | 12 | 11       | 10       | 9      | 8          | 7    | 6    | 5        | 4          | 3    | 2    |       | -0         |
|      |              |    |    |          |          |        |            |      | -    |          |            |      |      |       |            |
| Res. |              |    |    | PLLN[7:0 | 0]       |        |            | Res. | T    | PLLM[2:0 | ]          | Res. | Res  | PLLSF | RC[1:0]    |
| Res. | rw           | rw | rw | PLLN[7:0 | 0]<br>rw | rw     | rw         | Res. | T    | PLLM[2:0 | ]<br>rw    | Res. | Res  | PLLSF | RC[1:0]    |

Bits 1:0 PLLSRC: Main PLL, PLLSAI1 and PLLSAI2 entry clock source

Set and cleared by software to select PLL, PLLSAI1 and PLLSAI2 clock source. These bits can be written only when PLL, PLLSAI1 and PLLSAI2 are disabled.

In order to save power, when no PLL is used, the value of PLLSRC should be 00.

00: No clock sent to PLL, PLLSAI1 and PLLSAI2

01. MSI clock selected as DII DII SAI1 and DII SAI2 clock entry

10: HSI16 clock selected as PLL, PLLSAI1 and PLLSAI2 clock entry

TI. HOE Clock selected as PLL, PLESAIT and PLESAIZ Clock entry

Finally, we want the PLL to use the clock source from HSI. You can set that bit separately, but there is a better macro constant. We will use 'RCC\_PLLCFGR\_PLLSRC\_HSI'.



The final form of the code looks like this:

Like this, if you want to turn several bits on at the same time, you can Bitwise OR the bit masks you want to turn on. In case of turning off, OR the masks first, and then invert it.

The other bits should remain 0, so it is okay to just use '=', instead of '|='.

We just finished setting the PLL, so let's turn it on with HSI clock source.



#### 6.4.1 Clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 0063. HSEBYP is cleared upon power-on reset. It is not affected upon

other types of reset.

Access: no wait state, word, half-word and byte access

|       |                    |                   |                     |                                                     | 4                                                                                        |                                                                                                                                                                     |                                 | 1                         | 23                        | 22                        | 21                        | 20                        | 19                | 18                        | 17                       | 16                        |
|-------|--------------------|-------------------|---------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------|---------------------------|---------------------------|---------------------------|---------------------------|-------------------|---------------------------|--------------------------|---------------------------|
| es.   | PLL<br>SAI2<br>RDY | PLL<br>SAI2<br>ON | PLL<br>SAI1<br>RDY  | PLL<br>SAI1<br>ON                                   | PLL<br>RDY                                                                               |                                                                                                                                                                     | PLLON                           |                           | les.                      | Res.                      | Res.                      | Res.                      | CSS<br>ON         | HSE<br>BYP                | HSE<br>RDY               | HSE<br>ON                 |
|       | r                  | rw                | r                   | rw                                                  | r                                                                                        | Г                                                                                                                                                                   | rw                              |                           |                           |                           |                           |                           | rs                | rw                        | r                        | rw                        |
| 14    | 13                 | 12                | 11                  | 10                                                  | 9                                                                                        | Г                                                                                                                                                                   | 8                               |                           | 7                         | 6                         | 5                         | 4                         | 3                 | 2                         | 1                        | 0                         |
| es. F | Res.               | Res.              | HSI<br>ASFS         | HSI<br>RDY                                          | HSI<br>KERC                                                                              | V                                                                                                                                                                   | HSION                           |                           | MSIRANGE[3:0]             |                           |                           |                           | MSI<br>RGSEL      | MSI<br>PLLEN              | MSI<br>RDY               | MSION                     |
|       |                    |                   | rw                  | r                                                   | rw                                                                                       | Г                                                                                                                                                                   | rw                              |                           | rw                        | rw                        | rw                        | rw                        | rs                | rw                        | r                        | rw                        |
| 14    | 4                  | RDY r 4 13        | RDY ON r rw 4 13 12 | RDY ON RDY r rw r 4 13 12 11 es. Res. Res. HSI ASFS | RDY   ON   RDY   ON     r   rw     r   rw     4   13   12   11   10     HSI   ASFS   RDY | RDY   ON   ON   ON   ON   ON   ON   ON   O | RDY   ON   RDY   ON   RDY     r | RDY   ON   RDY   ON   RDY | RDY ON RDY ON RDY | RDY   ON   RDY   ON   RDY | RDY ON RDY ON RDY ON RDY | RDY   ON   RDY   ON   RDY |

Bit 24 PLLON: Main PLL enable

Set and cleared by software to enable the main PLL.

Cleared by hardware when entering Stop, Standby or Shutdown mode. This bit cannot be reset if the PLL clock is used as the system clock.

1: PLL ON

Bit 8 HSION: HSI16 clock enable

Set and cleared by software.

Cleared by hardware to stop the HSI16 oscillator when entering Stop, Standby or Shutdown mode.

Set by hardware to force the HSI16 oscillator ON when STOPWUCK=1 or HSIASFS = 1 when leaving Stop modes, or in case of failure of the HSE crystal oscillator.

This bit is set by hardware if the HSI16 is used directly or indirectly as system clock.

0. HOLLE applied or OFF

1: HSI16 oscillator ON

In the CR, you can find the bits that turn on the clock sources.

Be careful! Until before you change your clock source to PLL, you MUST NOT TURN OFF MSI. That is the reason we do '|=' again here.

Then you have to wait for the flash wait state be affected, and the oscillator circuits be stabilized.



You have to wait for the flash wait state to be affected, and oscillators to be stabilized.

There are some bits set by hardware, to show its state.

We can read that value by Bitwise AND to those bits.

In C, any non-zero value means 'true', so if you AND the value with the bit mask, it means 'true' when the bit was set, and 'false' when the bit was clear.

#### 6.4.1 Clock control register (RCC\_CR)

Address offset: 0x00

Reset value: 0x0000 0063. HSEBYP is cleared upon power-on reset. It is not affected upon other types of reset.

Access: no wait state, word, half-word and byte access

| 31         | 30         | 29                 | 28                | 27                 | 26                | 25                | 24         | 23      | 22   | 21            | 20   | 19                | 18                | 17              | 16         |
|------------|------------|--------------------|-------------------|--------------------|-------------------|-------------------|------------|---------|------|---------------|------|-------------------|-------------------|-----------------|------------|
| Res.       | Res.       | PLL<br>SAI2<br>RDY | PLL<br>SAI2<br>ON | PLL<br>SAI1<br>RDY | PLL<br>SAI1<br>ON | PLL<br>RDY        | LLON       | Res.    | Res. | Res.          | Res. | CSS<br>ON         | HSE<br>BYP        | HSE<br>RDY      | HSE<br>ON  |
|            |            | r                  | rw                | r                  | rw                | r                 | rw         |         |      |               |      | rs                | rw                | r               | rw         |
|            |            |                    |                   |                    |                   |                   |            |         |      |               |      |                   |                   |                 |            |
| 15         | 14         | 13                 | 12                | 11                 | 10                | 9                 | 8          | 7       | 6    | 5             | 4    | 3                 | 2                 | 1               | 0          |
| 15<br>Res. | 14<br>Res. | 13<br>Res.         | 12<br>Res.        | HSI<br>ASF         | HSI<br>RDY        | 9<br>HSI<br>LERON | 8<br>HSION | 7       |      | 5<br>NGE[3:0] | 4    | 3<br>MSI<br>RGSEL | 2<br>MSI<br>PLLEN | 1<br>MSI<br>RDY | 0<br>MSION |
|            |            |                    |                   | HSI                | HSI               | HSI               |            | 7<br>rw |      |               | 4 rw | MSI               | MSI               |                 |            |

The flash wait state can be known by read back LATENCY[2:0] bits.

Using empty while loop to wait for those bits are set, the sentence looks like this:

```
while (!((FLASH->ACR & FLASH_ACR_LATENCY_4WS)
         && (RCC->CR & RCC_CR_PLLRDY)
         && (RCC->CR & RCC_CR_HSIRDY)));
```



#### 6.4.3 Clock configuration register (RCC\_CFGR)

Address offset: 0x08

Reset value: 0x0000 0000

Access: 0 ≤ wait state ≤ 2, word, half-word and byte access

1 or 2 wait states inserted only if the access occurs during clock source switch.

From 0 to 15 wait states inserted if the access occurs when the APB or AHB prescalers

values update is on going.

| 31           | 30   | 29      | 28       | 27 | 26   | 25        | 24 | 23   | 22   | 21    | 20   | 19   | 18     | 17   | 16    |
|--------------|------|---------|----------|----|------|-----------|----|------|------|-------|------|------|--------|------|-------|
| Res.         | MC   | COPRE[2 | 1:0]     |    | MCOS | SEL[3:0]  |    | Res. | Res. | Res.  | Res. | Res. | Res.   | Res. | Res.  |
|              | rw   | rw      | rw       | rw | rw   | rw        | rw |      |      |       |      |      |        |      |       |
| 15           | 14   | 13      | 12       | 11 | 10   | 9         | 8  | 7    | 6    | 5     | 4    | 3    | 2      | 1    | ^     |
| STOP<br>WUCK | Res. | Р       | PRE2[2:0 | 0] | F    | PPRE1[2:0 | 0] |      | HPRE | [3:0] |      | SWS  | 5[1:0] | sw   | [1:0] |
| rw           |      | rw      | rw       | rw | rw   | rw        | rw | rw   | rw   | rw    | rw   | r    | r      | rw   | rw    |

Bits 1:0 SW[1:0]: System clock switch

Set and cleared by software to select system clock source (SYSCLK).

Configured by HW to force MSI oscillator selection when exiting Standby or Shutdown mode. Configured by HW to force MSI or HSI16 oscillator selection when exiting Stop mode or in case of failure of the HSE oscillator, depending on STOPWUCK value.

00: MSI selected as system clock

01: HSI16 selected as system clock

10. HSF selected as system clock

11: PLL selected as system clock

Finally, it's time to switch the system clock to the clock from PLL.

That is done by SW[1:0] bits, and there is a wonderful macro constant named 'RCC\_CFGR\_SW\_PLL'.

After this, we can turn off MSI to save power, by clearing MSION bit in CR. Remember when turning off, you can use Bitwise AND with Bitwise NOT.

# Arm Cortex-M4 SysTick



The final code is below:

```
#include <stm3214xx.h>
//System Milliseconds
unsigned int sysMillis = 0;
//Initialize the clock to 80MHz and SysTick
void ClockInit(void);
//Insert delay in milliseconds
void Delay(unsigned int duration);
int main(void)
    ClockInit();
    RCC->AHB2ENR = RCC AHB2ENR GPIOBEN
                   RCC AHB2ENR GPIOEEN;
    GPIOB->MODER &= ~GPIO MODER MODE2 1;
    GPIOE->MODER &= ~GPIO MODER MODE8 1;
```

```
while (1)
   GPIOB->BSRR = GPIO BSRR BS2;
    GPIOE->BSRR = GPIO BSRR BS8;
   //for (int i = 0; i < 1000000; i++);
    Delay(1000);
   GPIOB->BSRR = GPIO_BSRR_BR2;
    GPIOE->BSRR = GPIO BSRR BR8;
    //for (int i = 0; i < 1000000; i++);
    Delay(1000);
```



The final code is below:

```
#include <stm3214xx.h>
                                                       while (1)
//System Milliseconds
                                                           GPIOB->BSRR = GPIO BSRR BS2;
unsigned in
                                                                                   R BS8;
            • The comments for GPIOs are for the next topic of the lab.
               This is the last time I wrote the code to this slide directly with
//Initializ •
                                                                                   1000000; i++);
void ClockI
               comments since this lab contains a lot to do.
//Insert de .
               By the next lab, you should be familiar with the code style like this
void Delay(
                                                                                   R BR2;
               and be able to write the code and comments on your own.
                                                                                   R BR8;
int main(void)
                                                           //for (int i = 0; i < 1000000; i++);
    ClockInit();
                                                           Delay(1000);
    RCC->AHB2ENR = RCC_AHB2ENR GPIOBEN
                    RCC AHB2ENR GPIOEEN;
    GPIOB->MODER &= ~GPIO MODER MODE2 1;
    GPIOE->MODER &= ~GPIO MODER MODE8 1;
```



```
void ClockInit(void)
    //Increase the delay by 4 wait states(5 clock cycles) to read the flash
    FLASH->ACR |= FLASH ACR LATENCY 4WS;
    //Enable PLLR that can be used as the system clock
    //Divide the 16MHz input clock by 2(to 8MHz), multiply by 20(to 160MHz),
    //divide by 2(to 80MHz)
    //Set PLL input source to HSI
    RCC->PLLCFGR = RCC_PLLCFGR_PLLREN | (20 << RCC_PLLCFGR_PLLN_Pos)</pre>
                  RCC_PLLCFGR_PLLM_0 | RCC_PLLCFGR_PLLSRC_HSI;
    //Turn on HSI oscillator and PLL circuit.
    RCC->CR |= RCC CR PLLON | RCC CR HSION;
    //Be sure that the wait state of the flash changed,
    //PLL circuit is locked, and HSI is stabilized
    while (!((FLASH->ACR & FLASH ACR LATENCY 4WS)
          && (RCC->CR & RCC CR PLLRDY)
          && (RCC->CR & RCC_CR_HSIRDY)));
```



```
//Set the system clock source from PLL
RCC->CFGR = RCC_CFGR_SW_PLL;

//Turn off MSI to reduce power consumption
RCC->CR &= ~RCC_CR_MSION;

//Read the calibrated value of 24-bit, and put it in the reload value register
SysTick->LOAD = SysTick->CALIB & SysTick_LOAD_RELOAD_Msk;

//Enable SysTick with the exception request
SysTick->CTRL = SysTick_CTRL_TICKINT_Msk | SysTick_CTRL_ENABLE_Msk;
}
```



```
void Delay(unsigned int duration)
{
    //Temporarily store 'sysMillis' and compare the difference between
    //the value and 'duration' until the value be equal to or bigger than 'duration'
    //This method is okay with overflow
    unsigned int prevMillis = sysMillis;
    while (sysMillis - prevMillis <= duration);
}

//Increase 'sysMillis' by 1 every 1ms
void SysTick_Handler(void) { sysMillis++; }</pre>
```



Now let's test your Delay() function.

At the example code we used for now, the ancient-version delays

```
for (int i = 0; i < 1000000; i++);
```

are replaced by

Delay(1000);

Build, Debug and Run. See how the LEDs are blinking.

Pretty awesome than before, right?





## SysTick Timer

Arm Cortex-M4 has the special counter inside the core, that can be used for generating system tick interrupt for operating system.

The name of that counter is SysTick.

Even though we do not use an operating system, it is very helpful to use it as a basic timer that counts the milliseconds elapsed after initialization.

SysTick timer counts down from the reload value, and if it reaches to 0, it returns to the reload value at the next timer clock.





## SysTick Timer

By default, SysTick timer gets the clock source from AHB divided by 8. So for our configuration, the clock speed to the timer is 10MHz.

If you want the time of one period of the counter becomes 1ms, you can set the reload value with the following formula:

Reload Value = 
$$(0.001 * (HCLK / 8)) - 1$$

where HCLK is the clock frequency of AHB.

For our case, the reload value is

$$0.001 * 10M - 1 = 9,999$$



According to the datasheet, the calibrated reload value might be in TENMS[23:0] bits in CALIB register.

This value is originally used for generating timer overflow event every 10ms, as the name of the bits implies. This value is stored by the hardware manufacturer.

But STMicroelectronics does not precisely calculated STM32L476VG SysTick, but instead they set this value to be 1ms when the clock speed is 80MHz in theory.

That means, the TENMS value is fixed to 9,999 (0x270F).

As we know what the value should be, we could set the reload value directly, but for the future compatibility, let's use TENMS value anyway.



#### 4.5.2 SysTick reload value register (STK\_LOAD)

Address offset: 0x04

Reset value: 0x0000 0000

Required privilege: Privileged

| 31 | 30           | 29 | 28   | 27    | 26 | 25 | 24 | 23 | 22 | 21 | 20    | 19       | 18 | 17 | 16 |
|----|--------------|----|------|-------|----|----|----|----|----|----|-------|----------|----|----|----|
|    |              |    | Pos  | erved |    |    |    |    |    |    | RELOA | D[23:16] |    |    |    |
|    |              |    | 1103 | orvou |    |    |    | rw | rw | rw | rw    | rw       | rw | rw | rw |
| 15 | 14           | 13 | 12   | 11    | 10 | 9  | 8  | 7  | 6  | 5  | 4     | 3        | 2  | 1  | 0  |
|    | RELOAD[15:0] |    |      |       |    |    |    |    |    |    |       |          |    |    |    |
| rw | rw           | rw | rw   | rw    | rw | rw | ΓW | rw | rw | rw | rw    | rw       | rw | rw | rw |

#### 4.5.4 SysTick calibration value register (STK\_CALIB)

Address offset: 0x0C

Reset value: 0x0000000

Required privilege: Privileged

The CALIB register indicates the SysTick calibration properties.

| 31          | 30   | 29 | 28 | 27  | 26    | 25 | 24 | 23 | 22 | 21 | 20    | 19       | 18 | 17 | 16 |
|-------------|------|----|----|-----|-------|----|----|----|----|----|-------|----------|----|----|----|
| NO<br>REF   | SKEW |    |    | Res | erved |    |    |    |    |    | TENMS | 3[23:16] |    |    |    |
| r           | r    |    |    |     |       |    |    | r  | r  | r  | r     | г        | r  | r  | r  |
| 15          | 14   | 13 | 12 | 11  | 10    | 9  | 8  | 7  | 6  | 5  | 4     | 3        | 2  | 1  | 0  |
| TENMS[15:0] |      |    |    |     |       |    |    |    |    |    |       |          |    |    |    |
| r           | r    | r  | г  | r   | r     | r  | r  | r  | r  | r  | r     | г        | r  | г  | r  |

You may read the value of CALIB register, Bitwise AND with 'SysTick\_LOAD\_RELOAD\_Msk', that is equal to 0x00FFFFFF, to ignore the last two bits and assign to LOAD register.

SysTick->LOAD = SysTick->CALIB & SysTick\_LOAD\_RELOAD\_Msk;



## SysTick Exception

At the time when the counter value reaches from 1 to 0, COUNTFLAG bit in CTRL register is set. Moreover, if TICKINT bit in CTRL register is set, at that time SysTick exception is generated.

To deal with the exception, you must use:

```
void SysTick_Handler(void) { ... }
```

If you are using C++, you should cover the exception handlers using extern "C" keyword.

```
extern "C" {
void SysTick_Handler(void) { ... }
}
```

Now let's turn on the counter and enable the exception request.

Please refer to the datasheet of Cortex-M4, since SysTick timer is a core peripheral.



## SysTick Exception

#### 4.5.1 SysTick control and status register (STK\_CTRL)

Address offset: 0x00 Reset value: 0x0000 0000 Required privilege: Privileged

The SysTick CTRL register enables the SysTick features.



Bit 1 TICKINT: SysTick exception request enable

0: Counting down to zero does not assert the SysTick exception request

1: Counting down to zero to asserts the SysTick exception request.

Note: Software can use COUNTFLAG to determine if SysTick has ever counted to zero.

#### Bit 0 ENABLE: Counter enable

Enables the counter. When ENABLE is set to 1, the counter loads the RELOAD value from the LOAD register and then counts down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting.

0: Counter disabled

1: Counter enabled

As we turn on these two bits, SysTick timer will be activated and generate the exception when it reaches to zero.

Be aware that there is no bit mask constants defined like 'SysTick\_CTRL\_ENABLE' for the core peripherals. Instead you should use 'SysTick\_CTRL\_ENABLE\_Msk'.

It may be good to put these sentences in ClockInit() from before.



## SysTick Exception

#### 4.5.1 SysTick control and status register (STK\_CTRL)

Address offset: 0x00

Reset value: 0x0000 0000

Required privilege: Privileged

The SysTick CTRL register enables the SysTick features.



Bit 1 TICKINT: SysTick exception request enable

0: Counting down to zero does not assert the SysTick exception request

1: Counting down to zero to asserts the SysTick exception request.

Note: Software can use COUNTFLAG to determine it SysTick has ever counted to zero.

#### Bit 0 ENABLE: Counter enable

Enables the counter. When ENABLE is set to 1, the counter loads the RELOAD value from the LOAD register and then counts down. On reaching 0, it sets the COUNTFLAG to 1 and optionally asserts the SysTick depending on the value of TICKINT. It then loads the RELOAD value again, and begins counting.

0: Counter disabled

1: Counter enabled

As we reache slower than the registers approach. There is a C function that can be used as 'SysTick\_Config(tick)', but it is much slower than the registers approach.

Be aware that there is no bit mask constants defined like 'SysTick\_CTRL\_ENABLE' for the core peripherals. Instead you should use 'SysTick\_CTRL\_ENABLE\_Msk'.

SysTick->CTRL = SysTick\_CTRL\_TICKINT\_Msk | SysTick\_CTRL\_ENABLE\_Msk;

It may be good to put these sentences in ClockInit() from before.



## Additional Code to Make Delay()

To make it work, you will need the global variable:

```
unsigned int sysMillis = 0;
```

The SysTick Exception Handler must increase this variable every exception.

```
void SysTick_Handler(void) { sysMillis++; }
```

Delay() gets the duration of the delay in milliseconds, temporarily store current 'sysMillis' and compare it to the real 'sysMillis' value until the difference be bigger than the duration.

```
void Delay(unsigned int duration) {
   unsigned int prevMillis = sysMillis;
   while (sysMillis - prevMillis <= duration);
}</pre>
```



